de
en
Schliessen
Detailsuche
Bibliotheken
Projekt
Impressum
Datenschutz
zum Inhalt
Detailsuche
Schnellsuche:
OK
Ergebnisliste
Titel
Titel
Inhalt
Inhalt
Seite
Seite
Im Dokument suchen
Chatterjee, Saikat: Design of low-power digital circuits in the sub-threshold domain. 2022
Inhalt
Introduction
Overview
Motivation
Subthreshold Design
Standard Cell Library
Level Shifter
Low Power sram
FDSOI Technology
Outcomes and Contributions
Thesis Outline
Publications
Design Space Exploration
Multiobjective Optimization
GAIO
NSGA-2
SPEA2
Resources
Propagation Delay
Power
Energy
Noise Margin
Area
Inverter Study
Level Shifter
Up level shifter
Conventional level converter
State of Art
cross-coupled pmos
Current Mirror
Scale Down Mechanism
Preliminary Examinations
Optimization Results
Proposed Designs
LVT cell based design in fdsoi technology
RVT cell based design in fdsoi technology
Hybrid topology based design in fdsoi technology
Down Level Converter
Simulation and Comparison of the Proposed Level Shifter Circuits
Simulation Results
Current Mirror Circuits
Hybrid Topology Circuit
Performance comparison of the state or art designs
Supply Voltage and Conversion Range
Operating Frequency and Propagation Delay
Switching Energy and Static Power Dissipation
Chip Area
Low Power sram
sram market trend
Power Reduction Techniques
Manipulation of supply voltage
Read/Write Assist Circuitry and Bitline and Wordline Signal Manipulation
Bitline Leakage Reduction
Transistor Level Techniques
Subthreshold Bitcell Design
Application Specific Techniques
Operating Principle
sram Array and associated circuits
Address and Data Buffers
Row Decoder Design
Read/Write Column Decoder and Write Driver
Sense Amplifier
Control Circuits
Proposed Design
Simulation Results
Subthreshold Library
Standard Cell Organization
Physical Design
Logical Design
Power Options
Dimensions
Design Flow
Standard-Cell-Based Development Process
Standard cell library designs
Low Power Libraries
Library Components
Combinational Logic
Sequential Logic
Clock Tree Elements
Level Shifter
Place and Route Cells
Subthreshold Design Methodology
Developed Standard Cell Libraries
65nm cmos Technology
28nm FDSOI Technology
Characterization
Delay Modelling
Non-linear Delay Model (NLDM)
Composite Current Source(CCS)
Effective current source model(ECSM)
Timing Model
Power Modelling
Liberate Tool Flow
Comparison between the two libraries
Conclusion and Future Work
Conclusion
Future work
List of Figures
List of Tables
Acronyms
Bibliography
A. Characterization Script
B. Datasheet