de
en
Schliessen
Detailsuche
Bibliotheken
Projekt
Impressum
Datenschutz
zum Inhalt
Detailsuche
Schnellsuche:
OK
Ergebnisliste
Titel
Titel
Inhalt
Inhalt
Seite
Seite
Im Dokument suchen
Abuteir, Mohammed: Architecture design for distributed mixed-criticality systems based on multi-core chips. 2017
Inhalt
Kurzfassung
Abstract
Contents
List of Figures
List of Tables
1 Introduction
1.1 Objectives
1.2 Overview
2 Concepts and Terms
2.1 Dependability
2.2 Fault Hypothesis
2.3 Concept of Component, Service and Behavior
2.4 Concept of State
2.5 Real-Time Systems
2.6 Architecture Paradigms
2.7 Partitioning
2.8 Certification
2.9 Modular Certification
3 State of the Art in Mixed-Criticality Systems
3.1 State of the Art: Communication
3.2 State of the Art: Gateways
3.3 State of the Art: Distributed Scheduling
3.4 Research Gap in the State of the Art
4 System Model of Multi-Core Chips Interconnected by Real-Time Ethernet
4.1 Conceptual Architecture Model
4.2 Concrete Architecture Model
5 Redundancy for Mixed-Criticality Networks with Multiple Ring Topologies
5.1 Mixed-Criticality Architecture based on a Ring Topology
6 Off-chip/On-chip Gateways for Mixed-Criticality Systems
6.1 Architecture of Off-Chip/On-chip Gateway
6.2 Processing of Different Traffic Types
7 Scheduling of Sporadic and Periodic Traffic in Multi-Cluster Systems
7.1 Scheduling and Allocation Algorithm
7.2 Scheduling Algorithm
7.3 Worst-Case Latency
8 Implementation and Evaluation
8.1 Implementation
8.2 Evaluation
8.3 Discussion and Interpretation of Results
9 Conclusion
Bibliography
Selected Publications